| name:                                                                 |       |  |  |  |  |
|-----------------------------------------------------------------------|-------|--|--|--|--|
| Honor Pledge: I am adhering to the Honor Code while taking this test. |       |  |  |  |  |
| Signature:                                                            | Date: |  |  |  |  |

| Using D flip-flops and logic gates, design a Mealy machine that detects the sequence 0010.            |
|-------------------------------------------------------------------------------------------------------|
| A. First, list all the states (s0, s1, etc.) that we need to define, and briefly define them.         |
|                                                                                                       |
|                                                                                                       |
| B. (Four points.) Write out the state diagram (not the circuit diagram).                              |
|                                                                                                       |
| C. (Four points.) Write out the necessary truth table, showing how Next State and Output depend on    |
| Present State and Input. (Use the necessary number of bits to identify Present State and Next State.) |
|                                                                                                       |
|                                                                                                       |
|                                                                                                       |
|                                                                                                       |
|                                                                                                       |

| D.  | (Three points.) | Write any correct logic equat  | ion for the Next State of each bit a | and for the Output. |
|-----|-----------------|--------------------------------|--------------------------------------|---------------------|
|     |                 |                                |                                      |                     |
|     |                 |                                |                                      |                     |
|     |                 |                                |                                      |                     |
|     |                 |                                |                                      |                     |
| Ε.  | (Three points.) | Write out the circuit diagram. | You may add a flip-flop at the ou    | tput.               |
|     |                 |                                |                                      |                     |
|     |                 |                                |                                      |                     |
|     |                 |                                |                                      |                     |
|     |                 |                                |                                      |                     |
|     |                 |                                |                                      |                     |
|     |                 |                                |                                      |                     |
|     |                 |                                |                                      |                     |
| (Ve | erilog module o | n back.)                       |                                      |                     |

F. (Ten points.) Write a Verilog module to implement your circuit.